NXP Semiconductors /LPC18xx /RGU /RESET_EXT_STAT5

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RESET_EXT_STAT5

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (RESERVED)RESERVED 0 (CORE_RESET)CORE_RESET 0 (RESERVED)RESERVED

Description

Reset external status register 5 for CREG_RST

Fields

RESERVED

Reserved. Do not modify; read as logic 0.

CORE_RESET

Reset activated by CORE_RST output. Write 0 to clear. 0 = Reset not activated 1 = Reset activated

RESERVED

Reserved. Do not modify; read as logic 0.

Links

()